Performance Evaluation of Multipliers in Reconfigurable Hardware

Show simple item record

dc.contributor.author Wijesinghe, W.A.S.
dc.contributor.author Jayananda, M.K.
dc.contributor.author Sonnadara, D.U.J.
dc.date.accessioned 2011-10-05T08:40:56Z
dc.date.available 2011-10-05T08:40:56Z
dc.date.issued 2008
dc.identifier.citation Journal of National Science Foundation, 36 3 (2008) 249-251
dc.identifier.uri http://archive.cmb.ac.lk:8080/xmlui/handle/70130/216
dc.description.abstract Hardware multiplier is a critical element in many computing intensive sub-systems that are implemented in Field Programmable Gate Arrays (FPGAs). In this study, performance comparison between several different types of array-based unsigned 8-bit multipliers (both combinational and pipelined) for two types of FPGAs (XC4005XLPC84-3C and XC3S1000FT256-4C Spartan 3) in terms of resource utilization and critical path delays was carried out. For combinational multipliers, the embedded multiplier in the high density Spartan 3 FPGA has the lowest critical path delay. MUX-based Carry Save Array (CSA) multiplier when implemented in the low density XC4005 FPGA, utilized 24% less resources and resulted is 42% improvement in the latency than the standard multiplier available in the hardware description language (VHDL) library. For pipelined multipliers, single stage pipelined multiplier of the same architecture, for the same chip, utilized 18% more resources but produced a 84% improvement in the latency. Thus, to obtain the optimum performance of FPGA hardware in high speed applications, MUX-based pipelined CSA multipliers are recommended. en_US
dc.language.iso en en_US
dc.subject Performance Evaluation en_US
dc.subject Multipliers en_US
dc.subject Reconfigurable Hardware en_US
dc.title Performance Evaluation of Multipliers in Reconfigurable Hardware en_US
dc.type Research abstract en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account