Please use this identifier to cite or link to this item: http://archive.cmb.ac.lk:8080/xmlui/handle/70130/235
Full metadata record
DC FieldValueLanguage
dc.contributor.authorWijesinghe, W.A.S.-
dc.contributor.authorJayananda, M.K.-
dc.contributor.authorSonnadara, D.U.J.-
dc.date.accessioned2011-10-05T09:52:24Z-
dc.date.available2011-10-05T09:52:24Z-
dc.date.issued2010-
dc.identifier.citationJournal of National Science Foundation, 38 4 (2010) 213-218-
dc.identifier.urihttp://archive.cmb.ac.lk:8080/xmlui/handle/70130/235-
dc.description.abstractThis paper presents design considerations and performance in implementation of Diffusion-limited aggregation (DLA) process on a Xilinx Spartan 3 Field Programmable Gate Array (FPGA). The DLA cluster algorithm was implemented as a block RAM and two 32-bit Linear Feedback Shift Register random number generators in hardware. The complete design, written in VHDL and synthesized using Xilinx WebPACK 7.2 was downloaded to the Spartan 3 device for speed measurements. A 300% speed improvement compared to a software based implementation of the same algorithm was observed when the design was tested in a XC3S1000 FPGA operated with a 100 MHz clock.en_US
dc.language.isoenen_US
dc.subjectDiffusionen_US
dc.subjectFielden_US
dc.subjectGate Arraysen_US
dc.titleSimulation of Diffusion Limited Aggregation in Field Programmable Gate Arraysen_US
dc.typeResearch abstracten_US
Appears in Collections:Department of Physics

Files in This Item:
File Description SizeFormat 
Abstract 24.doc57.5 kBMicrosoft WordView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.